

**EP7312** 

#### **FEATURES**

- ARM720T<sup>™</sup> processor
  - ARM7TDMI CPU
  - 8 Kbytes of four-way set-associative cache
  - MMU with 64-entry TLB (translation look-aside buffer)
  - Write Buffer
  - Windows<sup>®</sup> CE enabled
  - Thumb code support enabled
- Dynamically programmable clock speeds of 18, 36, 49, and 74 MHz at 2.5 V
- Performance matching 100-MHz Intel<sup>®</sup> Pentium<sup>®</sup> processor-based PC
- Ultra low power
  - Designed for applications that require long battery life while using standard AA/AAA batteries or rechargeable cells
  - Typical power numbers
    - 90 mW at 74 MHz in the Operating State
    - 30 mW at 18 MHz in the Operating State
    - 10 mW in the Idle State (clock to the CPU stopped, everything else running)

 <1 mW in the Standby State (realtime clock "on," everything else stopped) High-Performance, Low-Power System on Chip with SDRAM and Improved Digital Audio Interface

### **OVERVIEW**

The Maverick<sup>™</sup> EP7312 is designed for ultra-low-power applications such as PDAs, two-way pagers, smart cellular phones or any hand-held device that features the added capability of digital audio decompression. The core-logic functionality of the device is built around an ARM720T processor with 8 Kbytes of four-way set-associative unified cache and a write buffer. Incorporated into the ARM720T is an enhanced memory management unit (MMU) which allows for support of sophisticated operating systems like Microsoft® Windows CE.

The EP/7312 also includes a 32-bit real-time clock and comparator.





EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### FEATURES (cont.)

#### Advanced audio decoder / decompression capability

- Allows for support of multiple audio decompression algorithms
- Supports MPEG 1, 2, and 2.5 layer 3 audio decoding, including ISO compliant MPEG 1 & 2 layer 3 support for all standard sample rates and bit rates
- Supports bit streams with adaptive bit rates
- DAI (Digital Audio Interface) providing glueless interface to low-power DACs, ADCs, and Codecs

#### SDRAM controller

- Supports two memory banks of up 256Mbits in size
- SDRAM memory interface is programmable from 4 to 32 bits wide.

#### ■ LCD controller

- Interfaces directly to a single-scan panel monochrome or color STN LCD
- Panel width size is programmable from 32 to 1024 pixels in 16-pixel increments
- Video frame buffer size programmable up to 128 kbytes
- Bits per pixel of 1, 2, or 4 bits

#### ■ Memory controller

- Decodes up to 6 separate memory segments of up to 256 Mbytes each
- Each segment can be configured as 8, 16, or 32 bits wide and supports page-mode access
- Programmable access time for conventional ROM / SRAM / FLASH memory
- Supports Removable FLASH card interface
- Enables connection to removable FLASH card for addition of expansion FLASH memory modules
- 48 Kbytes (0x9600) of on-chip SRAM for fåst program execution and / or as a frame buffer
- Synchronous serial interface

### **OVERVIEW** (cont.)

#### Power Management

The EP7312 is designed for ultra-low-power operation. Its core operates at only 2.5 V, while its I/O has an operation range of 2.5 V–3.3 V. The device has three basic power states:

**Operating** — This state is the full performance state. All the clocks and peripheral logic are enabled.

Idle — This state is the same as the Operating State, except the CPU clock is halted while waiting for an event such as a key press.

**Standby** — This state is equivalent to the computer being switched off (no display), and the main oscillator shut down. An event such as a key press can wake-up the processor.

- ADC (SSI) Interface: Master mode only; SPI<sup>®</sup> and Microwire1<sup>®</sup>-compatible (128 kbps operation)
- On-chip ROM; for manufacturing support

#### ■ 27-bits of general-purpose I/O

- Three 8-bit and one 3-bit GPIO port
- Supports scanning keyboard matrix

#### ■ Two UARTs (16550 type)

- Supports bit rates up to 115.2 kbps
- Contains two 16-byte FIFOs for TX and RX
- UART1 supports modem control signals

### ■ SIR (up to 115.2 kbps) infrared encoder / decoder

IrDA (Infrared Data Association) SIR protocol encoder / decoder

#### ■ DC-to-DC converter interface (PWM)

- Provides two 96-kHz/clodt outputs with programmable duty ratio from 1-in-16 to 15-in-16) that can be used to drive a DC to DC converter
- Two timer counters
- Available in 208-pin LQFP or 256-ball PBGA packages
- Evaluation kit available with BOM, schematics, sample code, and design database
- Support for up to two ultra-low-power CL-PS6700 PC Card controllers
- Dedicated LED flasher pin from the RTC
- Full JTAG boundary scan and Embedded ICE<sup>®</sup> support
- Commercial and industrial operating temperature range versions
- The EP7312 s optimized for low power dissipation and is fabricated on a fully static 0.25 micron CMOS process.

#### Memory Interfaces

There are two main external memory interfaces.

The first one is the ROM / SRAM / FLASH-style interface that has programmable wait-state timings and includes burst-mode capability, with eight chip selects decoding six 256-Mbyte sections of addressable space. For maximum flexibility, each bank can be specified to be 8-, 16-, or 32-bits wide. This allows the use of 8-bit-wide boot ROM options to minimize overall system cost. The on-chip boot ROM can be used in product manufacturing to serially download system code into system FLASH memory. To further minimize system memory requirements and cost, the ARM Thumb<sup>®</sup> instruction set is supported, providing



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### **OVERVIEW** (cont.)

for the use of high-speed 32-bit operations in 16-bit op-codes and yielding industry-leading code density.

The second is the programmable 4- or 32-bit-wide SDRAM interface that allows direct connection of up to two banks of SDRAM, each bank containing up to 256 Mbits. To assure the lowest possible power consumption, the EP7312 supports self-refresh DRAMs, which are placed in a low-power state by the device when it enters the low-power Standby State.

A DMA address generator is also provided that fetches video display data for the LCD controller from main SDRAM memory. The display frame buffer start address is programmable. In addition, the built-in LCD controller can utilize external or internal SRAM for memory, thus eliminating the need for SDRAMs.

#### Digital Audio Capability

The EP7312 uses its powerful 32-bit RISC processing engine to implement audio decompression algorithms in software. The nature of the on-board RISC processor and the availability of efficient C-compilers and other software development tools, ensures that a wide range of audio decompression algorithms can easily be ported to and run on the EP7312.

#### Serial Interfaces

The EP7312 includes two 16550-type UARTs for RS-232 serial communications, both of which have two 16-byte FIFOs for receiving and transmitting data. The UARTs support bit rates up to 115.2 kbps. An IrDA SIR protocol encoder / decoder can be optionally switched into the RX / TX signals to / from one of the UARTs to enable these signals to drive an infrared communication interface directly.

#### Improved Digital Audio Interface (DAI)

The EP7312 integrates an interface to enable a direct connection to many low cost, low power, high quality audio converters. In particular, the DAI can directly interface with the Crystal® CS43L41 / 42 / 43 low-power audio DACs and the Crystal® CS53L32 low-power ADC. Some of these devices feature digital bass and treble boost, digital volume control and compressor-limiter functions.

### Packaging

The EP7312 is available in a 208-pin LQFP package and a 256-ball PBGA package.

### System Design

As shown in system block diagram, simply adding desired memory and peripherals to the highly integrated EP7312 completes a low-power system solution. All necessary interface logic is integrated on-chip.

Internet Solutions

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio

### **OVERVIEW** (cont.)



NOTE: A system can only use one of the following peripheral interfaces at any given time: SSI2, CODEC, or DAI.

Figure 1. A Maximum EP7312 Based System



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### **Table of Contents**

| 1. | CONVENTIONS                                                                  | 1    | , |
|----|------------------------------------------------------------------------------|------|---|
|    | 1.1 Acronyms and Abbreviations                                               | 7    | , |
|    | 1.2 Units of Measurement                                                     | 8    | 3 |
|    | 1.3 General Conventions                                                      |      |   |
|    | 1.4 Pin Description Conventions                                              | 8    | 3 |
| 2. | ELECTRICAL SPECIFICATIONS                                                    | 9    | ) |
|    | 2.1 Absolute Maximum Ratings                                                 |      |   |
|    | Recommended Operating Conditions     DC Characteristics                      | ç    | ) |
|    |                                                                              |      |   |
|    | 2.4 AC Characteristics                                                       | . 13 | 3 |
| 3. | 208-PIN LQFP PACKAGE CHARACTERISTICS                                         | . 24 | ļ |
|    | 3.1 208-Pin LQFP Pin Diagram                                                 |      |   |
|    |                                                                              | . 25 |   |
|    | 3 3 208-Pin I OFP Numeric Pin Listing                                        | . 26 | ì |
|    | 3.4 JTAG Boundary Scan Signal Ordering  256-PIN PBGA PACKAGE CHARACTERISTICS | . 29 | ) |
| 4. | 256-PIN PBGA PACKAGE CHARACTERISTICS                                         | . 31 | l |
|    | 4.1 256-Pin PBGA Pin Diagram                                                 | . 31 | l |
|    | 4.2 EP7312 256-Ball PBGA (17 × 17 × 1.53-mm Body) Dimensions                 |      |   |
|    | 4.3 256-Ball PBGA Ball Listing                                               | . 33 | 3 |
|    | ORDERING INFORMATION                                                         |      |   |
| 6. | INDEX                                                                        | . 40 | ļ |
|    |                                                                              |      |   |
|    |                                                                              |      |   |

Contacting Cirrus Logic Support

For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Items from any Cirrus Logic website or disk may be printed for use by the user. However, no part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc.Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.

LIST

# Preliminary Confidential 8/9/00

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



## **Table of Contents**

### LIST OF FIGURES

| Figure 1. A Maximum EP7312 Based System                                                                                    | 4  |
|----------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2. Consecutive Memory Read Cycles with Minimum Wait States                                                          | 16 |
| Figure 3. Sequential Page Mode Read Cycles with Minimum Wait States                                                        |    |
| Figure 4. Consecutive Memory Write Cycles with Minimum Wait States                                                         | 18 |
| Figure 5. SDRAM Read Cycles SDCAS Latency = 2                                                                              | 19 |
| Figure 5. SDRAM Read Cycles SDCAS Latency = 2  Figure 6. SDRAM Read Cycles SDCAS Latency = 3  Figure 7. SDRAM Write Cycles | 20 |
| Figure 8. SDRAM Refresh Cycles                                                                                             | 20 |
|                                                                                                                            | 00 |
| Figure 9. LCD Controller Timings Figure 10. SSI1 Interface for AD7811/2                                                    | 22 |
| Figure 11. SSI2 Interface Timings                                                                                          | 23 |
| Figure 12. 208-Pin LQFP (Low Profile Quad Flat Pack) Pin Diagram                                                           | 24 |
| Figure 13. 208-Pin LQFP Package Outline Drawing                                                                            | 25 |
| Figure 13. 208-Pin LQFP Package Outline Drawing                                                                            | 31 |
| Figure 15. 256-Ball Pin Diagram                                                                                            |    |
| Figure 16. 256-Ball PBGA Package Drawing                                                                                   | 32 |
|                                                                                                                            |    |
| OF TABLES                                                                                                                  |    |
|                                                                                                                            |    |
| Table 1. Acronyms and Abbreviations                                                                                        | 7  |
| Table 2. Unit of Measurement                                                                                               | 8  |
| Table 3. Pin Description Conventions                                                                                       | 8  |
| Table 4. Absolute Maximum Ratings                                                                                          |    |
| Table 5. Recommended Operating Conditions                                                                                  |    |
| Table 6. DC Characteristics                                                                                                | 9  |
| Table 7. AC Timing Characteristics                                                                                         | 13 |
| Table 8. Timing Characteristics                                                                                            |    |
| Table 9. 208-Pin LQFP Numeric Pin Listing                                                                                  | 26 |
| Table 10. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package                                                      | 29 |
| Table 11 256-Ball PBGA Ball Listing                                                                                        | 33 |



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### 1. CONVENTIONS

This section presents acronyms, abbreviations, units of measurement, and conventions used in this data sheet.

### 1.1 Acronyms and Abbreviations

Table 1 lists abbreviations and acronyms used in this data sheet.

| Acronym/<br>Abbreviation | Definition                                   |
|--------------------------|----------------------------------------------|
| A/D                      | analog-to-digital                            |
| ADC                      | analog-to-digital converter                  |
| CMOS                     | complementary metal oxide semi-<br>conductor |
| CODEC                    | coder / decoder                              |
| D/A                      | digital-to-analog                            |
| DMA                      | direct-memory access                         |
| EPB                      | embedded peripheral bus                      |
| FCS                      | frame check sequence                         |
| FIFO                     | first in / first out                         |
| FIQ                      | fast interrupt request                       |
| GPIO                     | general purpose I/O                          |
| ICT                      | in circuit test                              |
| IR                       | infrared                                     |
| IRQ                      | standard interrupt request                   |
| IrDA                     | Infrared Data Association                    |
| JTAG                     | Joint Test Action Group                      |
| LCD                      | liquid crystal display                       |
| LED                      | light-emitting diode                         |
| LQFP                     | low profile quad flat pack                   |
| LSB                      | least significant bit                        |
| MIPS                     | millions of instructions per second          |
| MMU                      | memory management unit                       |
| MSB                      | most significant bit                         |
| PBGA                     | plastic ball grid array                      |
| PCB                      | printed circuit board                        |
| PDA                      | personal digital assistant                   |
| PIA                      | peripheral interface adapter                 |

Table 1. Acronyms and Abbreviations

| Acronym/<br>Abbreviation | Definition                       |
|--------------------------|----------------------------------|
| PLL                      | phase locked loop                |
| PSU                      | power supply unit                |
| p/u                      | pull-up resistor                 |
| RISC                     | reduced instruction set computer |
| RTC                      | Real-Time Clock                  |
| SIR                      | slow (9600-115.2 kbps) infrared  |
| SRAM                     | static random access memory      |
| SSI                      | synchronous serial interface     |
| TAP .                    | test access port                 |
| TLB                      | translation lookaside buffer     |
| UART                     | universal asynchronous receiver  |

Table 1. Acronyms and Abbreviations (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



#### 1.2 Units of Measurement

| Symbol    | Unit of Measure                      |
|-----------|--------------------------------------|
| °C        | degree Celsius                       |
| fs        | sample frequency                     |
| Hz        | hertz (cycle per second)             |
| kbits/s   | kilobits per second                  |
| kbyte     | kilobyte (1,024 bytes)               |
| kHz       | kilohertz                            |
| kΩ        | kilohm                               |
| Mbits/sec | megabits (1,048,576 bits) per second |
| Mbyte     | megabyte (1,048,576 bytes)           |
| Mbyte/sec | megabytes per second                 |
| MHz       | megahertz (1,000 kilohertz)          |
| μΑ        | microampere                          |
| μF        | microfarad                           |
| μW        | microwatt                            |
| μs        | microsecond (1,000 nanoseconds)      |
| mA        | milliampere                          |
| mW        | milliwatt                            |
| ms        | millisecond (1,000 microseconds)     |
| ns        | nanosecond                           |
| V         | volt                                 |
| W         | watt                                 |

Table 2. Unit of Measurement

#### 1.3 General Conventions

Hexadecimal numbers are presented with all letters in uppercase and a lowercase "h" appended or with a 0x at the beginning. For example, 0x14 and 03CAh are hexadecimal numbers. Binary numbers are enclosed in single quotation marks when in text (for example, '11' designates a binary number). Numbers not indicated by an "h", 0x or quotation marks are decimal.

Registers are referred to by acronym, with bits listed in brackets separated by a hyphen (-) (for example, CODR[0-7]), and are described in the EP7312 User's Manual, The use of "tbd" indicates values that are "to be determined," "n/a" designates "not available," and "n/c" indicates a pin that is a "no connect."

### 1.4 Pin Description Conventions

Abbreviations used for signal directions are listed in Table 3.

| Abbreviation | Direction       |
|--------------|-----------------|
| I            | Input           |
| 0            | Output          |
| I/O          | Input or Output |

**Table 3. Pin Description Conventions** 



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

#### 2. ELECTRICAL SPECIFICATIONS

### 2.1 Absolute Maximum Ratings

| DC Core, PLL, and RTC Supply Voltage | 2.9 V                          |
|--------------------------------------|--------------------------------|
| DC I/O Supply Voltage (Pad Ring)     | 3.6 V                          |
| DC Pad Input Current                 | ±10 mA/pin; ±100 mA cumulative |
| Storage Temperature, No Power        | -40°C to +125°C                |

**Table 4. Absolute Maximum Ratings** 

### 2.2 Recommended Operating Conditions

| DC core, PLL, and RTC Supply Voltage | 2.5 V ± 0.2 V                                                              |
|--------------------------------------|----------------------------------------------------------------------------|
| DC I/O Supply Voltage (Pad Ring)     | 2.3V - 3.6V                                                                |
| DC Input / Output Voltage            | O-I/O supply voltage                                                       |
| Operating Temperature                | Extended 20°C to +70°C; Commercial 0°C to +70°C; Industrial -40°C to +85°C |

Table 5. Recommended Operating Conditions

### 2.3 DC Characteristics

All characteristics are specified at  $V_{DD} = 2.5$  volta and  $V_{SS} = 0$  volts over an operating temperature of  $0^{\circ}$ C to  $+70^{\circ}$ C for all frequencies of operation. The

current consumption figures relate to typical conditions at 2.5 V, 18.432 MHz operation with the PLL switched "on."

| Symbol | Parameter                                         | Min            | Тур | Max            | Unit | Conditions                   |
|--------|---------------------------------------------------|----------------|-----|----------------|------|------------------------------|
| VIH    | CMOS input high voltage                           | 1.7            |     | $V_{DD} + 0.3$ | V    | V <sub>DD</sub> = 2.5 V      |
| VIL    | CMOS input low voltage                            | -0.3           |     | 0.8            | V    | $V_{DD} = 2.5 \text{ V}$     |
| VT+    | Schmitt trigger positive going threshold          | 1.6 (Typ)      |     | 2.0            | V    |                              |
| VT-    | Schmitt trigger negative going threshold          | 0.8            |     | 1.2 (Typ)      | V    |                              |
| Vhst   | Schmitt trigger hysteresis                        | 0.1            |     | 0.4            | V    | VIL to VIH                   |
| VOH    | CMOS output high √oltageOutput                    | $V_{DD} - 0.2$ |     |                | V    | IOH = 0.1 mA                 |
|        | drive 1                                           | 2.5            |     |                | V    | IOH = 4 mA                   |
|        | Output drive 2                                    | 2.5            |     |                | V    | IOH = 12 mA                  |
| VOL    | CMOS output low voltage                           |                |     | 0.3            | V    | IOL = -0.1 mA                |
|        | Output drive 1                                    |                |     | 0.5            | V    | IOL = -4 mA                  |
|        | Output drive 2                                    |                |     | 0.5            | V    | IOL = -12 mA                 |
| IIN    | Input leakage current <sup>1</sup>                |                |     | 1.0            | μΑ   | VIN = V <sub>DD</sub> or GND |
| IOZ    | Output three-state leakage current <sup>2 3</sup> | 25             |     | 100            | μΑ   | $VOUT = V_{DD}$ or GND       |
| CIN    | Input capacitance                                 | 8              |     | 10.0           | pF   |                              |
| COUT   | Output capacitance                                | 8              |     | 10.0           | pF   |                              |
| CI/O   | Transceiver capacitance                           | 8              |     | 10.0           | рF   |                              |

**Table 6. DC Characteristics** 

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Symbol                 | Parameter                                                                                                                                                                                                                                         | Min | Тур                                        | Max                          | Unit  | Conditions                                                                                                                                                            |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------|------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDD <sub>startup</sub> | Startup current consumption                                                                                                                                                                                                                       |     |                                            | 15.0                         | μА    | Initial 100 ms from power up, Cache disabled, 32 kHz oscillator not stable, POR signal at VIL, all other I/O static, VIH = V <sub>DD</sub> ± 0.1 V, VIL = GND ± 0.1 V |
| IDD <sub>standby</sub> | Standby current consumption<br>Core, Osc, RTC @2.5V<br>I/O @ 2.5VCore, Osc, RTC @2.5V<br>I/O @ 3.3V                                                                                                                                               |     | De-Rat-<br>ing<br>Curves<br>to be<br>added | De-Rating Curves to be added | μA    | Just 32 kHz oscillator<br>running, Cache dis-<br>abled, all other I/O<br>static, VIH = V <sub>DD</sub> ±<br>0/1 V, VIL = GND ±<br>0.1 V                               |
| IDD <sub>idle</sub>    | Idle current consumptionAt 13 MHz Core, Osc, RTC @2.5V I/O @ 2.5VCore, Osc, RTC @2.5V I/O @ 3.3V At 18 MHz Core, Osc, RTC @2.5V I/O @ 2.5VCore, Osc, RTC @2.5V I/O @ 3.3V At 36 MHz Core, Osc, RTC @2.5V I/O @ 2.5VCore, Osc, RTC @2.5V I/O @ 3.3 |     | TBD    | 6.0                          | THA . | Both oscillators running, CPU static, Cache disabled, LCD refresh active, VIH = V <sub>DD</sub> ± 0.1 V, VIL = GND ± 0.1 V                                            |

Table 6. DC Characteristics (cont.)



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

| Symbol                  | Parameter                                   | Min           | Тур     | Max                                                | Unit                     | Conditions              |
|-------------------------|---------------------------------------------|---------------|---------|----------------------------------------------------|--------------------------|-------------------------|
| IDD <sub>operat</sub> - | Operating current consumption               |               |         | _                                                  | mA                       | All system active, run- |
| ing                     | At 13 MHzCore, Osc, RTC @2.5V               |               |         | 14                                                 |                          | ning typical program,   |
|                         | I/O @ 2.5VCore, Osc, RTC @2.5V              |               | TBD     |                                                    |                          | cache disabled, and     |
|                         | I/O @ 3.3VAt 18 MHzCore, Osc,               |               | TBD     |                                                    |                          | LCD inactive            |
|                         | RTC @2.5V<br>I/O @ 2.5VCore, Osc, RTC @2.5V |               | TBD     |                                                    |                          |                         |
|                         | I/O @ 3.3VAt 36 MHzCore, Osc,               |               | TBD     |                                                    |                          |                         |
|                         | RTC @2.5V                                   |               | 100     |                                                    |                          |                         |
|                         | I/O @ 2.5VCore, Osc, RTC @2.5V              |               |         | 30                                                 |                          |                         |
|                         | I/O @ 3.3VAt 49 MHzCore, Osc,               |               | TBD     |                                                    | ^                        |                         |
|                         | RTC @2.5V                                   |               | TBD     |                                                    |                          |                         |
|                         | I/O @ 2.5VCore, Osc, RTC @2.5V              |               |         |                                                    |                          |                         |
|                         | I/O @ 3.3VAt 74 MHzCore, Osc,               |               | TBD     |                                                    |                          |                         |
|                         | RTC @2.5V                                   |               | TBD     | $  \diamondsuit_{\lambda}   \mathcal{S}_{\lambda}$ | $\langle \wedge \rangle$ |                         |
|                         | I/O @ 2.5VCore, Osc, RTC @2.5V              |               | ,       | (                                                  |                          |                         |
|                         | I/O @ 3.3V                                  |               | TBD ·   | ×>40 \                                             |                          |                         |
|                         |                                             |               | TBD TBD | $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ $           |                          |                         |
|                         |                                             |               |         |                                                    |                          |                         |
|                         |                                             |               | _TBD\   | $\searrow$                                         |                          |                         |
|                         |                                             | . (           | ¬TBD\   | >                                                  |                          |                         |
|                         |                                             |               | //s/) * |                                                    |                          |                         |
|                         |                                             | 7 //          |         | 50                                                 |                          |                         |
|                         | $\wedge$                                    |               | > TBD   |                                                    |                          |                         |
|                         |                                             |               | TBD     |                                                    |                          |                         |
|                         |                                             |               | TDD     |                                                    |                          |                         |
|                         |                                             | $\rightarrow$ | TBD     |                                                    |                          |                         |
|                         |                                             |               | TBD     |                                                    |                          |                         |
|                         |                                             |               |         | 68                                                 |                          |                         |
|                         |                                             |               | TBD     | 00                                                 |                          |                         |
|                         |                                             |               | TBD     |                                                    |                          |                         |
|                         |                                             |               |         |                                                    |                          |                         |
|                         |                                             |               | TBD     |                                                    |                          |                         |
|                         |                                             |               | TBD     |                                                    |                          |                         |

Table 6. DC Characteristics (cont.)

### EP7312

## Preliminary Confidential 8/9/00

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Symbol                 | Parameter              | Min | Тур | Max | Unit | Conditions              |
|------------------------|------------------------|-----|-----|-----|------|-------------------------|
| V <sub>DDstandby</sub> | Standby supply voltage | TBD |     |     | V    | Minimum standby volt-   |
|                        |                        |     |     |     |      | age for state retention |
|                        |                        |     |     |     |      | and RTC operation       |
|                        |                        |     |     |     |      | only                    |

#### Table 6. DC Characteristics (cont.)

- The leakage value given assumes that the pin is configured as an input pin but is not currently being driven. An input pin not driven will have a maximum leakage of 1 μA. When the pin is driven, there will be no leakage.
- Assumes buffer has no pull-up or pull-down resistors.
- The leakage value given assumes that the pin is configured as an output pin but is not currently being driven. An output pin not driven will have leakage between 25 μA and 100 μA. When the pin is driven, there will be no leakage. Note that this applies to all output pins and all I/O pins configured as outputs.

#### NOTES:

- 1) All power dissipation values can be derived from taking the particular ND current and multiplying by 2.5 V.
- 2) The RTC of the EP7312 should be brought up at room temperature. This is required because the RTC OSC will NOT function properly if it is brought up at -40°C. Once operational, it will continue to operate down to -20°C extended and 0°C commercial.
- 3) A typical design will provide 3.3 V to the I/O supply (i.e. V<sub>DD</sub>IO), and 2.5 V to the remaining logic. This is to allow the I/O to be compatible with 3.3 V powered external logic (i.e., 3.3 V DRAMs).

4) Pull-up current = 50  $\mu$ A typical at  $V_{DD}$  = 3.3  $\nu$ ofts.



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### 2.4 AC Characteristics

All characteristics are specified at  $V_{DD} = 2.3$  to 2.7 volts and  $V_{SS} = 0$  volts over an operating temperature of 0°C to +70°C. Those characteristics marked with a # will be significantly different for 13 MHz mode because the EXPCLK is provided as an input rather than generated internally. These timings are estimated at present. The timing values are referenced to 1/2  $V_{DD}$ .

| Symbol | Parameter                                        | Parameter 13    |                                        | 18/3 | 18/36 MHz |    |
|--------|--------------------------------------------------|-----------------|----------------------------------------|------|-----------|----|
|        |                                                  | Min             | Max                                    | Min  | Max       |    |
| t1     | Falling CS to data bus Hi-Z                      | 0               | 35 🤇                                   | 0    | 25        | ns |
| t2     | Address change to valid write data               | 0               | 45                                     | 0    | 35        | ns |
| t3     | DATA in to falling EXPCLK setup time             | 0 #             | √√//                                   | ) 18 | _         | ns |
| t4     | DATA in to falling EXPCLK hold time              | 10 #            | 3/                                     | 0    | _         | ns |
| t5     | EXPRDY to falling EXPCLK setup time              | 0#              | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | 18   | _         | ns |
| t6     | Falling EXPCLK to EXPRDY hold time               | 10#             | 50                                     | 0    | 50        | ns |
| t7     | Rising nMWE to data invalid hold time            | )jø>            | _                                      | 5    | _         | ns |
| t8     | Sequential data valid to falling nMWE setup time | <del>/</del> 10 | 10                                     | -10  | 10        | ns |
| t9     | Row address to falling nSDRAS setup time         | 5               | -                                      | 5    | -         | ns |
| t10    | Falling nSDRAS to row address hold time          | 25              | -                                      | 25   | -         | ns |
| t11    | Column address to falling nSDCAS setup time      | 2               | -                                      | 2    | -         | ns |
| t12    | Falling nSDCAS to column address hold time       | 25              | -                                      | 25   | -         | ns |
| t13    | Write data valid to falling nSDCAS setup time    | 2               | -                                      | 2    | -         | ns |
| t14    | Write data valid from falling nSDCAS hold time   | 50              | -                                      | 50   | -         | ns |
| t15    | LCD CL2 low time                                 | 80              | 3,475                                  | 80   | 3,475     | ns |
| t16    | LCD CL2 high time                                | 80              | 3,475                                  | 80   | 3,475     | ns |
| t17    | LCD falling CL[2] to rising CL[1] delay          | 0               | 25                                     | 0    | 25        | ns |
| t18    | LCD falling CL[1] to rising CL[2]                | 80              | 3,475                                  | 80   | 3,475     | ns |
| t19    | LCD CL[1] high time                              | 80              | 3,475                                  | 80   | 3,475     | ns |
| t20    | LCD falling CL[1] to falling CL[2]               | 200             | 6,950                                  | 200  | 6,950     | ns |
| t21    | LCD falling CL[1] to FRM toggle                  | 300             | 10,425                                 | 300  | 10,425    | ns |
| t22    | LCD falling CL[1] to M toggle                    | -10             | 20                                     | -10  | 20        | ns |
| t23    | LCD rising CL[2] to display data change          | -10             | 20                                     | -10  | 20        | ns |
| t24    | Falling EXPCLK to address valid                  | _               | 33 #                                   | _    | 5         | ns |

**Table 7. AC Timing Characteristics** 

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Symbol | Parameter                                                 | 13 MHz |                  | 18/36 MHz |      | Units |
|--------|-----------------------------------------------------------|--------|------------------|-----------|------|-------|
|        |                                                           | Min    | Max              | Min       | Max  |       |
| t25    | Data valid to falling nMWE for non sequential access only |        | _                | 5         | _    | ns    |
| t31    | SSICLK period (slave mode)                                | 0      | 512              | 0         | 512  | kHz   |
| t32    | SSICLK high                                               |        | 1025             | 925       | 1025 | ns    |
| t33    | SSICLK low                                                |        | 1025             | 925       | 1025 | ns    |
| t34    | SSICLK rise / fall time                                   |        | 7                |           | 7    | ns    |
| t35    | SSICLK rising to RX and / or TX frame sync                |        | 528              |           | 528  | ns    |
| t36    | SSICLK rising edge to frame sync low                      |        | 448/(            |           | 448  | ns    |
| t37    | SSICLK rising edge to TX data valid                       | \$     | > 80             |           | 80   | ns    |
| t38    | SSIRXDA data set-up time                                  | 30     | <b>S</b>         | 30        |      | ns    |
| t39    | SSIRXDA data hold time                                    | 40     | $\triangleright$ | 40        |      | ns    |
| t40    | SSITXFR and / or SSIRXFR period                           | 750    |                  | 750       |      | ns    |

**NOTE:** All SDRAM 36 MHz timings are for EDO SDRAM operation.

Table 7, AC Timing Characteristics (cont.)

| Symbol             | Characteristics                                              | 13 [ | ИНz | 18  | MHz | 36  | MHz | Units |
|--------------------|--------------------------------------------------------------|------|-----|-----|-----|-----|-----|-------|
|                    |                                                              | Min  | Max | Min | Max | Min | Max |       |
| t <sub>nCSRD</sub> | Negative strobe (nCS[0-5]) zero wait state read access time  | TBD  |     | TBD |     | TBD |     | TBD   |
| t <sub>nCSWR</sub> | Negative strobe (nCS[0-5]) zero wait state write access time | TBD  |     | TBD |     | TBD |     | TBD   |
| t <sub>EXBST</sub> | Sequential expansion burst mode read access time             | TBD  |     | TBD |     | TBD |     | TBD   |
| t <sub>RC</sub>    | SDRAM cycle time                                             | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>RAC</sub>   | Access time from SDRAS                                       | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>RP</sub>    | SDRAS precharge time                                         | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>CAS</sub>   | SDCAS pulse width                                            | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>CP</sub>    | SDCAS precharge in page mode                                 | TBD  | -   | TBD | -   | TBD |     | TBD   |

**Table 8. Timing Characteristics** 



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

| Symbol           | Characteristics                    | 13 [ | ИНz | 18  | MHz | 36  | MHz | Units |
|------------------|------------------------------------|------|-----|-----|-----|-----|-----|-------|
|                  |                                    | Min  | Max | Min | Max | Min | Max |       |
| t <sub>PC</sub>  | Page mode cycle time               | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>CSR</sub> | SDCAS set-up time for auto refresh | TBD  | -   | TBD | -   | TBD |     | TBD   |
| t <sub>RAS</sub> | SDRAS pulse width                  | TBD  | -   | TBD | -   | TBD |     | TBD   |

**NOTE:** All SDRAM 36 MHz timings are for SDRAM operation.

The values for 36 MHz include 1 wait state, the 18 MHz values have 0 wait states.

Table 8. Timing Characteristics (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio





Figure 2. Consecutive Memory Read Cycles with Minimum Wait States

NOTES:

1) tnCSRD = 50 ns at 36.864 MHz 70 ns at 18.432 MHz 120 ns at 13.0 MHz

Maximum values for minimum wait states. This time can be extended by integer multiples of the clock period (27 ns at 36 MHz, 54 ns at 18.432 MHz, and 77 ns at 1 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

- 2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.
- 3) tnCSRD = tADRD = tPCSRD
- 4) When the EP7312 device implements consecutive reads(e.g., use of the LDM instruction), regardless of the state of the SQAEN bit, the signals nMOE and nCSx will always remain low through the entire multi-read access. They will not toggle in-between each different address access. In order to have these signals toggle, single access read instructions (e.g., LDR) must be used.



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface



Figure 3. Sequential Page Mode Read Cycles with Minimum Wait States

NOTES:

1) tEXBST = 35 ns at 36.864 MHz

35 ns at 18.432 MHz 55 ns at 13.0 MHz

(Value for 36.864 MHz assumes 1 wait state.)

Maximum values for infinimum wait states. This time can be extended by integer multiples of the clock period (27 nsec at 36 MHz, 54 nsec at 18.432 MHz and 77 ns at 13 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio





Figure 4. Consecutive Memory Write Cycles with Minimum Wait States

NOTES:

1) tnCSWR = 35 nsec at 36.864 MHz 70 ns at 18.432 MHz 120 ns at 13.0 MHz

Maximum values for minimum wait states. This time can be extended by integer multiples of the clock period (27 nsec at 36 MHz, 54 nsec at 18.432 MHz, and 77 nsec at 13 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

- 2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.
- 3) Zero wait states for sequential writes is not permitted for memory devices which use nMWE pin, as this cannot be driven with valid timing under zero wait state conditions.

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface



#### Notes:

- tRCD (delay time ACT to READ/WRITE command) = 30 ns or 2 cycles at 36 MHz
- tRP (PRE to ACT command period) = 30 ns or 2 cycles at 36 MHz
- tRAS (ACT to PRE command period) = 60 ns or 3 cycles at 36 MHz
- tRC (ACT to REF/ACT command period [operation]) = 90 ns or 4 cycles at 36 MHz.
- For SDCAS latency 3, there will be an extra cycle between T4 and T5.

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio





ACT X NOP XWRITEX NOP X NOP NOP NOP NOP X NOP X(ACT) nCAS/nWE − tRCD → tDPL tRAS auto precharge tRC **DQM** DO0DO1  $\langle D_{02} \rangle \langle D_{03} \rangle$ DQ Bank sel (bank bank A10 (prech sel) col addr

Figure 7. SDRAM Write Cycles



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

NOTE: tDPL (data in to PRE command period command) = 10 ns or 1 cycle at 36 MHz



Figure 8. SDRAM Refresh Cycles

NOTES:tRC1 (REF to REF/ACT command period [refresh]) = 90 ns or 4 cycles at 36 MHz

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio





**NOTES:** 

- 1) The figure shows the end of a line.
- 2) If FRM is high during the CL[1] pulse, this marks the first line in the display.
- 3)CL[2] low time is doubled during the CL[1] high pulse

Figure 9. LCD Controller Timings



Figure 10. SSI1 Interface for AD7811/2

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface



High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



### 3. 208-PIN LQFP PACKAGE CHARACTERISTICS

### 3.1 208-Pin LQFP Pin Diagram



- 1) N/C should not be grounded but left as no connects
- 2) Pin differences between the EP7212 and the EP7312 are bolded

Figure 12. 208-Pin LQFP (Low Profile Quad Flat Pack) Pin Diagram

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### 3.2 208-Pin LQFP Package Specifications



Figure 13. 208-Pin LQFP Package Outline Drawing

**NOTES:** 

- 1) Dimensions are in millimeters (inches), and controlling dimension is millimeter.
- 2) Drawing above does not reflect exact package pin count.
- Before beginning any new design with this device, please contact Cirrus Logic for the latest package information.
- 4) For pin locations, please see Figure 12 on page 24. For pin descriptions see the *EP7312 User's Manual*.

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



### 3.3 208-Pin LQFP Numeric Pin Listing

| Pin | Signal    | Туре    | Strengt                               | Reset          |
|-----|-----------|---------|---------------------------------------|----------------|
| No. | Signal    | Туре    | h                                     | State          |
| 1   | nCS[5]    | Out     | 1                                     | High           |
| 2   | VDDIO     | Pad Pwr |                                       | 3              |
| 3   | VSSIO     | Pad Gnd |                                       |                |
| 4   | EXPCLK    | I/O     | 1                                     |                |
| 5   | WORD      | Out     | 1                                     | Low            |
| 6   | WRITE/    | Out     | 1                                     | Low            |
|     | nSDRAS    |         |                                       |                |
| 7   | RUN/CLKEN | 0       | 1                                     | Low            |
| 8   | EXPRDY    | In      | 1                                     |                |
| 9   | TXD[2]    | Out     | 1                                     | High           |
| 10  | RXD[2]    | In      |                                       |                |
| 11  | TDI       | In      | with p/u*                             |                |
| 12  | VSSIO     | Pad Gnd |                                       |                |
| 13  | PB[7]     | I/O     | 1                                     | Input          |
| 14  | PB[6]     | I/O     | 1                                     | Input          |
| 15  | PB[5]     | I/O     | 1                                     | Input          |
| 16  | PB[4]     | I/O     | 1                                     | Input          |
| 17  | PB[3]     | I/O     | 1                                     | Input          |
| 18  | PB[2]     | I/O     | 1 (                                   | Input          |
| 19  | PB[1]/    | I/O     | 1 🔾                                   | Input          |
|     | PRDY2     |         |                                       |                |
| 20  | PB[0]/    | I/O     | < 1 \                                 | Input          |
| 04  | PRDY1     | Dad Duk | $\rightarrow \rightarrow \rightarrow$ | ,              |
| 21  | VDDIO     | Pad Pwr | <b>)</b> )                            | Thus           |
| 22  | TDO       | Out     | )1                                    | Three<br>state |
| 23  | PA[7]     | 1/0     | 1                                     | Input          |
| 24  | PA[6]     | 170     | 1                                     | Input          |
| 25  | PA[5]     | I/O     | 1                                     | Input          |
| 26  | PA[4]     | I/O     | 1                                     | Input          |
| 27  | PA[3]     | I/O     | 1                                     | Input          |
| 28  | PA[2]     | I/O     | 1                                     | Input          |
| 29  | PA[1]     | I/O     | 1                                     | Input          |
| 30  | PA[0]     | I/O     | 1                                     | Input          |
| 31  | LEDDRV    | Out     | 1                                     | Low            |
| 32  | TXD[1]    | Out     | 1                                     | High           |
| 33  | VSSIO     | Pad Gnd | 1                                     | High           |
| 34  | PHDIN     | In      |                                       |                |
| 35  | CTS       | In      |                                       |                |

| Pin<br>No. | Signal            | Туре         | Strengt<br>h | Reset<br>State |
|------------|-------------------|--------------|--------------|----------------|
| 36         | RXD[1]            | In           |              |                |
| 37         | DCD               | In           |              |                |
| 38         | DSR               | In           |              |                |
| 39         | nTEST[1]          | In           | With p/u*    |                |
| 40         | nTEST[0]          | In           | With p/u*    |                |
| 41         | EINT[3]           | In           |              |                |
| 42         | nEINT[2]          | In           |              |                |
| 43         | nEINT[1]          | <b></b> ✓ In |              |                |
| 44         | nEXTFIQ           | _\ln\        |              |                |
| 45         | PE[2]/            | WO >         | 1            | Input          |
| 46         | CLKSEL (          |              | 1            | Innut          |
| 46         | BOOTSEL[1]        | 9110         | '            | Input          |
| 47         | BOOLZETIO!        | √ I/O        | 1            | Input          |
| 48         | VSSRIC            | RTC Gnd      |              |                |
| 49         | RTCOUT            | Out          |              |                |
| 50         | RTCIN             | In           |              |                |
| 51         | VDDRTC            | RTC power    |              |                |
| 52         | N/C               |              |              |                |
| 53         | PD[7]/<br>SDQM[1] | I/O          | 1            | Low            |
| 54         | PD[6]/<br>SDQM[0] | I/O          | 1            | Low            |
| 55         | PD[5]             | I/O          | 1            | Low            |
| 56         | PD[4]             | I/O          | 1            | Low            |
| 57         | VDDIO             | Pad Pwr      |              |                |
| 58         | TMS               | In           | with p/u*    |                |
| 59         | PD[3]             | I/O          | 1            | Low            |
| 60         | PD[2]             | I/O          | 1            | Low            |
| 61         | PD[1]             | I/O          | 1            | Low            |
| 62         | PD[0]/<br>LEDFLSH | I/O          | 1            | Low            |
| 63         | SSICLK            | I/O          | 1            | Input          |
| 64         | VSSIO             | Pad Gnd      |              |                |
| 65         | SSITXFR           | I/O          | 1            | Low            |
| 66         | SSITXDA           | Out          | 1            | Low            |
| 67         | SSIRXDA           | In           |              |                |
| 68         | SSIRXFR           | I/O          |              | Input          |
| 69         | ADCIN             | In           |              |                |
| 70         | nADCCS            | Out          | 1            | High           |

Table 9. 208-Pin LQFP Numeric Pin Listing

Table 9. 208-Pin LQFP Numeric Pin Listing (cont.)



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

| <u> </u>   | 0: 1                  | <del>-</del> | 0               | -              |
|------------|-----------------------|--------------|-----------------|----------------|
| Pin<br>No. | Signal                | Туре         | Strengt<br>h    | Reset<br>State |
| 71         | VSSCORE               | Core Gnd     | - ''            | State          |
| 72         | VDDCORE               | Core Pwr     |                 |                |
| 73         | VSSIO                 | Pad Gnd      |                 |                |
|            |                       |              |                 |                |
| 74         | VDDIO                 | Pad Pwr      | •               |                |
| 75         | DRIVE[1]              | I/O          | 2               | High /<br>Low  |
| 76         | DRIVE[0]              | I/O          | 2               | High /<br>Low  |
| 77         | ADCCLK                | Out          | 1               | Low            |
| 78         | ADCOUT                | Out          | 1               | Low            |
| 79         | SMPCLK                | Out          | 1               | Low            |
| 80         | FB[1]                 | In           |                 |                |
| 81         | VSSIO                 | Pad Gnd      |                 |                |
| 82         | FB[0]                 | In           |                 |                |
| 83         | COL[7]                | Out          | 1               | High           |
| 84         | COL[6]                | Out          | 1               | High           |
| 85         | COL[5]                | Out          | 1               | High _         |
| 86         | COL[4]                | Out          | 1               | High           |
| 87         | COL[3]                | Out          | 1               | High           |
| 88         | COL[2]                | Out          | 1 ^             | High           |
| 89         | VDDIO                 | Pad Pwr      | (               | 7              |
| 90         | TCLK                  | In           | $\rightarrow$   |                |
| 91         | COL[1]                | Out          | \(\)            | High           |
| 92         | COL[0]                | Out          | 1               | High           |
| 93         | BUZ                   | Out          | 1               | Low            |
| 94         | D[31]                 | <u> </u>     | 1               | Low            |
| 95         | D[30]                 | 1/0          | <del>//</del> 1 | Low            |
| 96         | D[29]                 | 1/0          | 1               | Low            |
| 97         | D[28]                 | 1/0          | 1               | Low            |
| 98         | VSSIO                 | Pad Gnd      | '               | 2011           |
| 99         | A[27]/DRA[0]          | Out          | 2               | Low            |
| 100        | D[27]                 | I/O          | 1               | Low            |
| 101        | A[26]/DRA[1]          | Out          | 2               | Low            |
| 102        |                       | I/O          | 1               |                |
| 102        | D[26]<br>A[25]/DRA[2] | Out          | 2               | Low            |
| 103        | D[25]                 | I/O          | 1               | Low            |
|            |                       |              |                 |                |
| 105        | HALFWORD              | Out          | 1               | Low            |
| 106        | A[24]/DRA[3]          | Out          | 1               | Low            |
| 107        | VDDIO                 | Pad Pwr      |                 | _              |
| 108        | VSSIO                 | Pad Gnd      |                 | _              |

| Table 9. 208-Pin LQFP Numeric Pin Listing (cont.,    |
|------------------------------------------------------|
| Table 7. 200-1 in EQT1 Numeric 1 in Listing (COIII.) |

| D:         | Cianal         | Time    | Ctura in suf | Dooot          |
|------------|----------------|---------|--------------|----------------|
| Pin<br>No. | Signal         | Туре    | Strengt<br>h | Reset<br>State |
| 109        | D[24]          | I/O     | 1            | Low            |
| 110        | A[23]/DRA[4]   | Out     | 1            | Low            |
| 111        | D[23]          | I/O     | 1            | Low            |
| 112        | A[22]/DRA[5]   | Out     | 1            | Low            |
| 113        | D[22]          | I/O     | 1            | Low            |
| 114        | A[21]/DRA[6]   | Out     | 1            | Low            |
| 115        | D[21]          | I/O     | 1            | Low            |
| 116        | VSSIO          | Pad Gnd |              |                |
| 117        | A[20]/DRA[7]   | Qut     | 1            | Low            |
| 118        | D[20]          | \\O\\   | 1            | Low            |
| 119        | A[19]/DRA[8]   | //Qut   | 1            | Low            |
| 120        | D(19j          | (JI/O   | 1            | Low            |
| 121        | A[18](DRA[9)   | Out     | 1            | Low            |
| 122        | D(18)          | I/O     | 1            | Low            |
| 123        | < (VDDIQ       | Pad Pwr |              |                |
| 124        | Vssió          | Pad Gnd |              |                |
| 125        | nYRST          | In      |              |                |
| 126        | A[17]/ DRA[10] | Out     | 1            | Low            |
| 127        | D[17]          | I/O     | 1            | Low            |
| 128        | A[16]/ DRA[11] | Out     | 1            | Low            |
| 129        | D[16]          | I/O     | 1            | Low            |
| 130        | A[15]/ DRA[12] | Out     | 1            | Low            |
| 131        | D[15]          | I/O     | 1            | Low            |
| 132        | A[14]/ DRA[13] | Out     | 1            | Low            |
| 133        | D[14]          | I/O     | 1            | Low            |
| 134        | A[13]/ DRA[14] | Out     | 1            | Low            |
| 135        | D[13]          | I/O     | 1            | Low            |
| 136        | A[12]          | Out     | 1            | Low            |
| 137        | D[12]          | I/O     | 1            | Low            |
| 138        | A[11]          | Out     | 1            | Low            |
| 139        | VDDIO          | Pad Pwr |              |                |
| 140        | VSSIO          | Pad Gnd |              |                |
| 141        | D[11]          | I/O     | 1            | Low            |
| 142        | A[10]          | Out     | 1            | Low            |
| 143        | D[10]          | I/O     | 1            | Low            |
| 144        | A[9]           | Out     | 1            | Low            |
| 145        | D[9]           | I/O     | 1            | Low            |
| 146        | A[8]           | Out     | 1            | Low            |
| 147        | D[8]           | I/O     | 1            | Low            |
| 148        | A[7]           | Out     | 1            | Low            |

Table 9. 208-Pin LQFP Numeric Pin Listing (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Pin | Signal            | Туре      | Strengt    | Reset     |
|-----|-------------------|-----------|------------|-----------|
| No. |                   |           | h          | State     |
| 149 | VSSIO             | Pad Gnd   |            |           |
| 150 | D[7]              | I/O       | 1          | Low       |
| 151 | nBATCHG           | In        |            |           |
| 152 | nEXTPWR           | In        |            |           |
| 153 | BATOK             | In        |            |           |
| 154 | nPOR              | In        | Schmitt    |           |
| 155 | nMEDCHG/<br>nBROM | In        |            |           |
| 156 | nURESET           | In        | Schmitt    |           |
| 157 | VDDOSC            | Osc Pwr   |            |           |
| 158 | MOSCIN            | Osc       |            |           |
| 159 | MOSCOUT           | Osc       |            |           |
| 160 | VSSOSC            | Osc Gnd   |            |           |
| 161 | WAKEUP            | In        | Schmitt    |           |
| 162 | nPWRFL            | In        |            |           |
| 163 | A[6]              | Out       | 1          | Low       |
| 164 | D[6]              | I/O       | 1          | Low       |
| 165 | A[5]              | Out       | 1          | Low       |
| 166 | D[5]              | I/O       | 1          | Low       |
| 167 | VDDIO             | Pad Pwr   |            |           |
| 168 | VSSIO             | Pad Gnd   |            | $\sqrt{}$ |
| 169 | A[4]              | Out       | 1          | Low       |
| 170 | D[4]              | I/O       | \frac{1}{} | Pow       |
| 171 | A[3]              | Out       | 2          | Low       |
| 172 | D[3]              | 1/0       | 1          | Low       |
| 173 | A[2]              | Out       | ) 2        | Low       |
| 174 | VSSIO             | Pad Gnd   |            |           |
| 175 | D[2]              | ( \ I/O ) | 1          | Low       |
| 176 | A[1]              | Out       | 2          | Low       |
| 177 | D[1]              | Ī/O       | 1          | Low       |
| 178 | A[0]              | Out       | 2          | Low       |
| 179 | D[0]              | I/O       | 1          | Low       |
| 180 | VSS CORE          | Core Gnd  |            |           |
| 181 | VDD CORE          | Core Pwr  |            |           |
| 182 | VSSIO             | Pad Gnd   |            |           |
| 183 | VDDIO             | Pad Pwr   |            |           |
| 184 | CL[2]             | Out       | 1          | Low       |
| 185 | CL[1]             | Out       | 1          | Low       |
| 186 | FRM               | Out       | 1          | Low       |
| 187 | M                 | Out       | 1          | Low       |

| Pin<br>No. | Signal            | Туре        | Strengt<br>h | Reset<br>State |
|------------|-------------------|-------------|--------------|----------------|
| 188        | DD[3]             | I/O         | 1            | Low            |
| 189        | DD[2]             | I/O         | 1            | Low            |
| 190        | VSSIO             | Pad Gnd     |              |                |
| 191        | DD[1]             | I/O         | 1            | Low            |
| 192        | DD[0]             | I/O         | 1            | Low            |
| 193        | nSDCS[1]          | Out         | 1            | High           |
| 194        | nSDCS[0]          | Out         | 1            | High           |
| 195        | SDQM[3]           | <b>√</b> √0 | 2            | Low            |
| 196        | SDQM[2]           | ) VO        | 2            | Low            |
| 197        | VDDIO             | Pad Pwr     |              |                |
| 198        | VSS(O)            | Pad Gad     |              |                |
| 199        | SDCKÉ             | ON          | 2            | Low            |
| 200        | SDCLK             | ) I/O       | 2            | Low            |
| 201        | nMWE/nSDWE        | Out         | 1            | High           |
| 202        | AMOEX ASD-<br>CAS | Out         | 1            | High           |
| 203        | VSSIO             | Pad Gnd     |              |                |
| 204        | √ nCS[0]          | Out         | 1            | High           |
| 205        | nCS[1]            | Out         | 1            | High           |
| 206        | nCS[2]            | Out         | 1            | High           |
| 207        | nCS[3]            | Out         | 1            | High           |
| 208        | nCS[4]            | Out         | 1            | High           |

**NOTE:** 'With p/u' means with internal pull-up on the

Table 9. 208-Pin LQFP Numeric Pin Listing (cont.)

Table 9. 208-Pin LQFP Numeric Pin Listing (cont.)



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

# 3.4 JTAG Boundary Scan Signal Ordering

| Pin No. | Signal         | Type   | Position                               |
|---------|----------------|--------|----------------------------------------|
| 1       | NCS[5]         | Out    | 1                                      |
| 4       | EXPCLK         | I/O    | 3                                      |
| 5       | WORD           | Out    | 6                                      |
| 6       | WRITE          | Out    | 8                                      |
| 7       | RUN/CLKEN      | 0      | 10                                     |
| 8       | EXPRDY         |        | 13                                     |
| 9       | TXD2           | Out    | 14                                     |
| 10      | RXD2           | In     | 16                                     |
| 13      | PB[7]          | I/O    | 17                                     |
| 14      | PB[6]          | I/O    | 20                                     |
| 15      | PB[5]          | I/O    | 23                                     |
| 16      | PB[4]          | I/O    | 26                                     |
| 17      | PB[3]          | I/O    | 29                                     |
| 18      | PB[2]          | I/O    | 32                                     |
| 19      | PB[1]/PRDY2    | I/O    | 35                                     |
| 20      | PB[0]/PRDY1    | I/O    | 38 <                                   |
| 23      | PA[7]          | I/O    | 41                                     |
| 24      | PA[6]          | I/O    | <u></u>                                |
| 25      | PA[5]          | 1/0 /  | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| 26      | PA[4]          | 1/0 (  | 50                                     |
| 27      | PA[3]          | 1/0 <  | 53                                     |
| 28      | PA[2]          | 1/0    | 56                                     |
| 29      | PA[1]          | <1/4   | 59                                     |
| 30      | PA[0]          | /W/    | 62                                     |
| 31      | LEDDRV (       | Qut    | 65                                     |
| 32      | TXD1           | _)O/ut | 67                                     |
| 34      | PHIDIN         | √In    | 69                                     |
| 35      | CTS )          | In     | 70                                     |
| 36      | RXD1           | In     | 71                                     |
| 37      | DCD            | ln     | 72                                     |
| 38      | DSR            | In     | 73                                     |
| 39      | NTEST1         | In     | 74                                     |
| 40      | NTEST0         | ln     | 75                                     |
| 41      | EINT3          | In     | 76                                     |
| 42      | NEINT2         | In     | 77                                     |
| 43      | NEINT1         | In     | 78                                     |
| 44      | NEXTFIQ        | In     | 79                                     |
| 45      | PE[2]/CLKSEL   | I/O    | 80                                     |
| 46      | PE[1]/BOOTSEL1 | I/O    | 83                                     |
| 47      | PE[0]/BOOTSEL0 | I/O    | 86                                     |

Table 10. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package

| Pin No. | Signal        | Type | Position |
|---------|---------------|------|----------|
| 53      | PD[7]         | I/O  | 89       |
| 54      | PD[6]         | I/O  | 92       |
| 55      | PD[5]         | I/O  | 95       |
| 56      | PD[4]         | I/O  | 98       |
| 59      | PD[3]         | I/O  | 101      |
| 60      | PD[2]         | I/O  | 104      |
| 61      | PD[1]         | I/O  | 107      |
| 62      | PD[0]/LEDFLSH | 0    | 110      |
| 68      | SSIRXFR       | I/O  | 122      |
| 69      | ADC(N)        | ln   | 125      |
| 70      | NADCC'S \     | Out  | 126      |
| 75      | DR/VE1        | I/O  | 128      |
| 76      | ORIVEO >      | I/O  | 131      |
| 77      | ADCCLK        | Out  | 134      |
| 78      | ADCOUT        | Out  | 136      |
| 79      | SMPCLK        | Out  | 138      |
| 80      | FB1           | In   | 140      |
| 82      | FB0           | In   | 141      |
| 83      | COL7          | Out  | 142      |
| 84      | COL6          | Out  | 144      |
| 85      | COL5          | Out  | 146      |
| 86      | COL4          | Out  | 148      |
| √87     | COL3          | Out  | 150      |
| 88      | COL2          | Out  | 152      |
| 91      | COL1          | Out  | 154      |
| 92      | COL0          | Out  | 156      |
| 93      | BUZ           | Out  | 158      |
| 94      | D[31]         | I/O  | 160      |
| 95      | D[30]         | I/O  | 163      |
| 96      | D[29]         | I/O  | 166      |
| 97      | D[28]         | I/O  | 169      |
| 99      | A[27]/DRA[0]  | Out  | 172      |
| 100     | D[27]         | I/O  | 174      |
| 101     | A[26]/DRA[1]  | Out  | 177      |
| 102     | D[26]         | I/O  | 179      |
| 103     | A[25]/DRA[2]  | Out  | 182      |
| 104     | D[25]         | I/O  | 184      |
| 105     | HALFWORD      | Out  | 187      |
| 106     | A[24]/DRA[3]  | Out  | 189      |
| 109     | D[24]         | I/O  | 191      |
| 110     | A[23]/DRA[4]  | Out  | 194      |
| 111     | D[23]         | I/O  | 196      |
| 112     | A[22]/DRA[5]  | Out  | 199      |
| 113     | D[22]         | I/O  | 201      |
|         |               | •    |          |

Table 10. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Pin No. | Signal        | Туре       | Position     |
|---------|---------------|------------|--------------|
| 114     | A[21]/DRA[6]  | Out        | 204          |
| 115     | D[21]         | I/O        | 206          |
| 117     | A[20]/DRA[7]  | Out        | 209          |
| 118     | D[20]         | I/O        | 211          |
| 119     | A[19]/DRA[8]  | Out        | 214          |
| 120     | D[19]         | I/O        | 216          |
| 121     | A[18]/DRA[9]  | Out        | 219          |
| 122     | D[18]         | I/O        | 221          |
| 126     | A[17]/DRA[10] | Out        | 224          |
| 127     | D[17]         | I/O        | 226          |
| 128     | A[16]/DRA[11] | Out        | 229          |
| 129     | D[16]         | I/O        | 231          |
| 130     | A[15]/DRA[12] | Out        | 234          |
| 131     | D[15]         | I/O        | 236          |
| 132     | A[14]         | Out        | 239          |
| 133     | D[14]         | I/O        | 241          |
| 134     | A[13]         | Out        | 244          |
| 135     | D[13]         | I/O        | 246          |
| 136     | A[12]         | Out        | 249          |
| 137     | D[12]         | I/O        | 251 🔿        |
| 138     | A[11]         | Out        | 254          |
| 141     | D[11]         | I/O        |              |
| 142     | A[10]         | Out        | <b>25</b> 9  |
| 143     | D[10]         | 1/0 (      | √ <u>261</u> |
| 144     | A[9]          | Out <      | 264          |
| 145     | D[9]          | 1/0        | 266          |
| 146     | A[8]          | ⟨Out \     | <b>2</b> 69  |
| 147     | D[8]          | /W/        | ×271         |
| 148     | A[7]          | <b>Out</b> | 274          |
| 150     | D[7]          | ) I//D     | 276          |
| 151     | NBATCHG \     | √In        | 279          |
| 152     | NEXTRWR       | In         | 280          |
| 153     | BATOK         | ln         | 281          |
| 154     | NPOR          | ln         | 282          |
| 155     | NMEDCHG/BROM  | In         | 283          |
| 156     | NURESET       | In         | 284          |
| 161     | WAKEUP        | In         | 285          |
| 162     | NPWRFL        | In         | 286          |
| 163     | A[6]          | Out        | 287          |
| 164     | D[6]          | I/O        | 289          |
| 165     | A[5]          | Out        | 292          |
| 166     | D[5]          | I/O        | 294          |
| 169     | A[4]          | Out        | 297          |
| 170     | D[4]          | I/O        | 299          |

Table 10. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)

| Pin No.      | Signal                                 | Туре | Position |
|--------------|----------------------------------------|------|----------|
| 171          | A[3]                                   | Out  | 302      |
| 172          | D[3]                                   | I/O  | 304      |
| 173          | A[2]                                   | Out  | 307      |
| 175          | D[2]                                   | I/O  | 309      |
| 176          | A[1]                                   | Out  | 312      |
| 177          | D[1]                                   | I/O  | 314      |
| 178          | A[0]                                   | Out  | 317      |
| 179          | D[0]                                   | I/O  | 319      |
| 184          | CL2                                    | Out  | 322      |
| 185          | CL1(\                                  | Out  | 324      |
| 186          | FRM                                    | Out  | 326      |
| 187          | M                                      | Out  | 328      |
| 188          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | I/O  | 330      |
| 189          | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | I/O  | 333      |
| 191          | ( <u>\) \DD[1]</u>                     | I/O  | 336      |
| 192          | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | I/O  | 339      |
| 193          | nSØRAS[1]                              | Out  | 342      |
| 194          | nSDRAS[0]                              | Out  | 344      |
| 195          | nSDCAS[3]                              | I/O  | 346      |
| (196         | nSDCAS[2]                              | I/O  | 349      |
| 199          | nSDCAS[1]                              | I/O  | 352      |
| 200          | nSDCAS[0]                              | I/O  | 355      |
| √ <b>201</b> | NMWE                                   | Out  | 358      |
| 202          | NMOE                                   | Out  | 360      |
| 204          | NCS[0]                                 | Out  | 362      |
| 205          | NCS[1]                                 | Out  | 364      |
| 206          | NCS[2]                                 | Out  | 366      |
| 207          | NCS[3]                                 | Out  | 368      |
| 208          | NCS[4]                                 | Out  | 370      |

Table 10. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)

1)See EP7312 Users' Manual for pin nam-Notes:

ing / functionality.

2)For each pad, the JTAG connection ordering is input, output, then enable as applicable.

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### 4. 256-PIN PBGA PACKAGE CHARACTERISTICS

### 4.1 256-PIN PBGA PIN DIAGRAM

|          | 16 | 15 | 14      | 13  | 12  | 11       | 10               | 9      | 8   | 7 | 6          | 5   | 4           | 3 | 2              | 1 |   |
|----------|----|----|---------|-----|-----|----------|------------------|--------|-----|---|------------|-----|-------------|---|----------------|---|---|
| ~        |    |    |         |     |     |          |                  |        |     |   |            |     |             |   |                |   |   |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | Α |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | В |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | Ø | 0              | 0 | С |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 0 | 0,         | \O( | 9           | 0 | > <sub>0</sub> | 0 | D |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 0 | Q,         | 6   | 6           | 0 | 0              | 0 | E |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 9 | \ <b>6</b> | 0   | <i>&gt;</i> | 0 | 0              | 0 | F |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0                | 0      | 0   | 6 | ) Ø        | >O  | 0           | 0 | 0              | 0 | G |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0 <              | ~0     | (Q) | P | <i>√</i>   | 0   | 0           | 0 | 0              | 0 | н |
|          | 0  | 0  | 0       | 0   | 0   | 0        | 0/               | D      | O   | 7 | 0          | 0   | 0           | 0 | 0              | 0 | J |
|          | 0  | 0  | 0       | 0   | 0   | (Ø)      | $\langle \phi  $ | 6      |     | 0 | 0          | 0   | 0           | 0 | 0              | 0 | K |
|          | 0  | 0  | 0       | 0   | 0   | Q        |                  | $\sim$ | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | L |
|          | 0  | 0  | 0       | 0 < | < Q | 6        | 8                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | М |
|          | 0  | 0  | 0       | 0   | P   | $\infty$ | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | N |
|          | 0  | 9  | 70 l    | 6   |     | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | Р |
|          | 0  | 6  | 0       | )o  | 0   | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | R |
|          | 0  | 0  | <u></u> | 0   | 0   | 0        | 0                | 0      | 0   | 0 | 0          | 0   | 0           | 0 | 0              | 0 | Т |
| <b>ا</b> |    |    |         |     |     |          |                  |        |     |   |            |     |             |   |                |   | 1 |

256-Ball PBGA (Bottom View)

**NOTE:** For package specifications, please see Figure 16 on page 32

Figure 15. 256-Ball Pin Diagram

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



### 4.2 EP7312 256-Ball PBGA $(17 \times 17 \times 1.53$ -mm Body) Dimensions



Ball Diameter: 0.50 mm ± 0.10 mm

Figure 16. 256-Ball PBGA Package Drawing

NOTES: 1) For pin locations, please see Figure 15 on page 31. For pin descriptions, See the *EP7312 User's Manual.* 

- 2) Dimensions are in millimeters (inches), and controlling dimension is millimeter.
- Before beginning any new EP7312 design, contact Cirrus Logic for the latest package information.

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

### 4.3 256-Ball PBGA Ball Listing

| Ball Location | Name        | Type                                   |
|---------------|-------------|----------------------------------------|
| A1            | VDDIO       | Pad power                              |
| A2            | nCS[4]      | 0                                      |
| A3            | nCS[1]      | 0                                      |
| A4            | SDCLK       | 0                                      |
| A5            | nSDQM3      | 0                                      |
| A6            | DD[1]       | 0                                      |
| A7            | M           | 0                                      |
| A8            | VDDIO       | Pad power                              |
| A9            | D[0]        | I/O                                    |
| A10           | D[2]        | I/O                                    |
| A11           | A[3]        | 0                                      |
| A12           | VDDIO       | Pad power                              |
| A13           | A[6]        | 0                                      |
| A14           | MOSCOUT     | 0                                      |
| A15           | VDDOSC      | Oscillator power                       |
| A16           | VSSIO       | Pad ground                             |
| B1            | nCS[5]      | 0                                      |
| B2            | VDDIO       | Pad power                              |
| В3            | nCS[3]      | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| B4            | nMOE/nSDCAS | Q                                      |
| B5            | VDDIO       | Rad power                              |
| B6            | nSDCS[1]    |                                        |
| B7            | DD[2]       | 7 \ 0                                  |
| B8            | CL[1]       | \ \ \ 0                                |
| B9            | VDDCORE     | Core power                             |
| B10           | D[1]        | ✓ I/O                                  |
| B11           | A[2]        | 0                                      |
| B12           | A[4]        | 0                                      |
| B13           | A[5]        | 0                                      |
| B14           | WAKEUP      | I                                      |
| B15           | \ \v\b\p\IO | Pad power                              |
| B16           | n⊎ŔESET     | l                                      |
| C1            | VDDIO       | Pad power                              |
| C2            | EXPCLK      | l                                      |
| C3            | VSSIO       | Pad ground                             |
| C4            | VDDIO       | Pad power                              |
| C5            | VSSIO       | Pad ground                             |
| C6            | VSSIO       | Pad ground                             |
| C7            | VSSIO       | Pad ground                             |
| C8            | VDDIO       | Pad power                              |
| C9            | VSSIO       | Pad ground                             |
| C10           | VSSIO       | Pad ground                             |
| C11           | VSSIO       | Pad ground                             |
| C12           | VDDIO       | Pad power                              |

Table 11. 256-Ball PBGA Ball Listing

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Ball Location | Name            | Type               |
|---------------|-----------------|--------------------|
| C13           | VSSIO           | Pad ground         |
| C14           | VSSIO           | Pad ground         |
| C15           | nPOR            | I ad ground        |
| C16           | nEXTPWR         | l                  |
| D1            | WRITE/nSDRAS    | 0                  |
| D2            | EXPRDY          | 1                  |
| D3            | VSSIO           | Pad ground         |
| D3            | VDDIO           | Pad power          |
| D5            | nCS[2]          | O P au power       |
| D6            | nMWE/nSDWE      | 0                  |
| D7            | nSDCS[0]        | 0                  |
| D8            |                 | 0                  |
| D9            | CL[2]<br>VSSRTC |                    |
| D10           |                 | Core ground<br>I/O |
| D10           | D[4]<br>nPWRFL  | 1/O                |
| D12           | MOSCIN          | l<br>I             |
| D12           |                 | l<br>Dod nower     |
|               | VDDIO           | Pad power          |
| D14<br>D15    | VSSIO           | Pad ground         |
|               | D[7]            | 1/0                |
| D16           | D[8]            | (10)               |
| E1            | RXD[2]          |                    |
| E2            | PB[7]           | $\bigcirc$         |
| E3            | TDI             | , O                |
| E4            | WORD            | Dod around         |
| E5            | VSSIO           | Pag ground         |
| E6            | nCS[0]          | 0                  |
| E7            | SDQM[2]         | 0                  |
| E8            | FRM             |                    |
| E9            | A[Ø]            | 0                  |
| E10           | D[5]            | I/O                |
| E11           | VSSOSC          | Oscillator ground  |
| E12           | VS\$IO          | Pad ground         |
| E13           | nMEDCHG/nBROM   | Dad a susa         |
| E14           | VDDIO           | Pad power          |
| E15           | D[9]            | 1/0                |
| E16           | D[10]           | I/O                |
| F1            | PB[5]           | l<br>'             |
| F2            | PB[3]           | l D. L.            |
| F3            | VSSIO           | Pad ground         |
| F4            | TXD[2]          | 0                  |
| F5            | RUN/CLKEN       | 0                  |
| F6            | VSSIO           | Pad ground         |
| F7            | SDCKE           | 0                  |
| F8            | DD[3]           | 0                  |
| F9            | A[1]            | 0                  |
| F10           | D[6]            | I/O                |

Table 11. 256-Ball PBGA Ball Listing (cont.)

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

| Ball Location | Name          | Type                                  |
|---------------|---------------|---------------------------------------|
| F11           | VSSRTC        | RTC ground                            |
| F12           | BATOK         | I I I I I I I I I I I I I I I I I I I |
| F13           | nBATCHG       | l<br>I                                |
| F13           | VSSIO         | Pad ground                            |
| F14           | D[11]         | I/O                                   |
| F16           | VDDIO         | Pad power                             |
| G1            | PB[1]/PRDY[2] | rau powei                             |
| G2            | VDDIO         | Pad power                             |
| G2<br>G3      | TDO           | Pad power                             |
| G3<br>G4      | PB[4]         | 0                                     |
| G5            | • •           | l<br>I                                |
|               | PB[6]         | Core ground                           |
| G6            | VSSRTC        | Core ground                           |
| G7            | VSSRTC        | RTC ground                            |
| G8            | DD[0]         | 0                                     |
| G9            | D[3]          | I/O                                   |
| G10           | VSSRTC        | RTC ground                            |
| G11           | A[7]          | 0 🗸                                   |
| G12           | A[8]          | 0                                     |
| G13           | A[9]          | 0                                     |
| G14           | VSSIO         | Pad ground                            |
| G15           | D[12]         | 1/0                                   |
| G16           | D[13]         | (1/0)                                 |
| H1            | PA[7]         | V V V                                 |
| H2            | PA[5]         | 7                                     |
| H3            | VSSIO         | Pag ground                            |
| H4            | PA[4]         | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| H5            | PA[6]         |                                       |
| H6            | PB[0]/PRDY[1] | l                                     |
| H7            | PB[2]         | DTO I                                 |
| H8            | VSSRTC        | RTC ground                            |
| H9            | VSSRTC        | RTC ground                            |
| H10           | A[10]         | 0                                     |
| H11           | A[11]         | 0                                     |
| H12           | A[12]         | 0                                     |
| H13           | A[13]/DRA[14] | 0                                     |
| H14           | VSSIO         | Pad ground                            |
| H15           | D[14]         | I/O                                   |
| H16           | D[15]         | I/O                                   |
| J1            | PA[3]         | l<br>·                                |
| J2            | PA[1]         |                                       |
| J3            | VSSIO         | Pad ground                            |
| J4            | PA[2]         | <u> </u>                              |
| J5            | PA[0]         | l                                     |
| J6            | TXD[1]        | 0                                     |
| J7            | CTS           | I                                     |
| J8            | VSSRTC        | RTC ground                            |

Table 11. 256-Ball PBGA Ball Listing (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Ball Location | Name             | Type        |
|---------------|------------------|-------------|
| J9            | VSSRTC           | RTC ground  |
| J10           | A[17]/DRA[10]    | 0           |
| J11           | A[16]/DRA[11]    | 0           |
| J12           | A[15]/DRA[12]    | 0           |
| J13           | A[14]/DRA[13]    | 0           |
| J14           | nTRST            | I           |
| J15           | D[16]            | I/O         |
| J16           | D[17]            | I/O         |
| K1            | LEDDRV           | 0           |
| K2            | PHDIN            | I           |
| K3            | VSSIO            | Pad ground  |
| K4            | DCD              | I           |
| K5            | nTEST[1]         | ·           |
| K6            | EINT[3]          | l           |
| K7            | VSSRTC           | RTC ground  |
| K8            | ADCIN            | I           |
| K9            | COL[4]           | 0           |
| K10           | TCLK             |             |
| K11           | D[20]            | 1/0         |
| K12           | D[19]            |             |
| K13           | D[18]            | 71/0/       |
| K14           | VSSIO            | Pag ground  |
| K15           | VDDIO            | Pad power   |
| K16           | VDDIO            | > Pad power |
| L1            | RXD[1]           |             |
| L2            | DSR              | \ <u>\</u>  |
| L3            | VDDIO            | Pad power   |
| L4            | nEINT[1]         | i           |
| L5            | PE[2]/CLRSEL     | I           |
| L6            | VSSRTC           | RTC ground  |
| L7            | PD[0]/LEDFLSH    | I/O         |
| L8            | V\$SRTC          | Core ground |
| L9            | CØL[6]           | Ö           |
| L10           | D[31]            | I/O         |
| L11           | VSSRTC           | RTC ground  |
| L12           | A[22]/DRA[5]     | Ö           |
| L13           | A[21]/DRA[6]     | 0           |
| L14           | VSSIO            | Pad ground  |
| L15           | A[18]/DRA[9]     | Ö           |
| L16           | A[19]/DRA[8]     | 0           |
| M1            | nTEST[0]         | I           |
| M2            | nEINT[2]         | I           |
| M3            | VDDIO            | Pad power   |
| M4            | PE[0]/BOOTSEL[0] | Ī           |
| M5            | TMS              | I           |
| M6            | VDDIO            | Pad power   |
|               | 1 = 2.0          |             |

Table 11. 256-Ball PBGA Ball Listing (cont.)

EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

| Ball Location | Name             | Туре                                        |
|---------------|------------------|---------------------------------------------|
| M7            | SSITXFR          | I/O                                         |
| M8            | DRIVE[1]         | I/O                                         |
| M9            | FB[0]            |                                             |
| M10           | COL[0]           | 0                                           |
| M11           | D[27]            | I/O                                         |
| M12           | VSSIO            | Pad ground                                  |
| M13           | A[23]/DRA[4]     | 0                                           |
| M14           | VDDIO            | Pad power                                   |
| M15           | A[20]/DRA[7]     | 0                                           |
| M16           | D[21]            | I/O                                         |
| N1            | nEXTFIQ          | I                                           |
| N2            | PE[1]/BOOTSEL[1] | I                                           |
| N3            | VSSIO            | Pad ground                                  |
| N4            | VDDIO            | Pad power                                   |
| N5            | PD[5]            | I/O                                         |
| N6            | PD[2]            | I/O                                         |
| N7            | SSIRXDA          | I/O 🏑                                       |
| N8            | ADCCLK           | 0                                           |
| N9            | SMPCLK           | 0                                           |
| N10           | COL[2]           | \o(\//\)                                    |
| N11           | D[29]            | 71/0/                                       |
| N12           | D[26]            | $\wedge$ ( $\bigcirc$ $\bigcirc$ $\bigcirc$ |
| N13           | HALFWORD 🔿       |                                             |
| N14           | VSSIO            | Pad ground                                  |
| N15           | D[22] 🔍          | <u> </u>                                    |
| N16           | D[23]            | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\      |
| P1            | VSSRTC \         | RTC ground                                  |
| P2            | RTCOUT           | ° О                                         |
| P3            | V\$\$10\\\       | Pad ground                                  |
| P4            | V\$SYQ           | Pad ground                                  |
| P5            | OHQQV VDDHO      | Pad power                                   |
| P6            | VS\$IO           | Pad ground                                  |
| P7            | VSSIO            | Pad ground                                  |
| P8            | VDDIO            | Pad power                                   |
| P9            | VSSIO            | Pad ground                                  |
| P10           | VDDIO            | Pad power                                   |
| P11           | VSSIO            | Pad ground                                  |
| P12           | VSSIO            | Pad ground                                  |
| P13           | VDDIO            | Pad power                                   |
| P14           | VSSIO            | Pad ground                                  |
| P15           | D[24]            | I/O                                         |
| P16           | VDDIO            | Pad power                                   |
| R1            | RTCIN            | I/O                                         |
| R2            | VDDIO            | Pad power                                   |
| R3            | PD[4]            | 1/0                                         |
| R4            | PD[1]            | I/O                                         |

Table 11. 256-Ball PBGA Ball Listing (cont.)

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio



| Ball Location | Name               | Туре                                   |
|---------------|--------------------|----------------------------------------|
| R5            | SSITXDA            | 0                                      |
| R6            | nADCCS             | 0                                      |
| R7            | VDDIO              | Pad power                              |
| R8            | ADCOUT             | 0                                      |
| R9            | COL[7]             | 0                                      |
| R10           | COL[3]             | 0                                      |
| R11           | COL[1]             | 0                                      |
| R12           | D[30]              | I/O                                    |
| R13           | A[27]/DRA[0]       | 0                                      |
| R14           | A[25]/DRA[2]       | 0                                      |
| R15           | VDDIO              | Pad power                              |
| R16           | A[24]/DRA[3]       | 0                                      |
| T1            | VDDRTC             | RTC power                              |
| T2            | PD[7]/SDQM[1]      | I/O                                    |
| T3            | PD[6]/SDQM[0]      | I/O                                    |
| T4            | PD[3]              | I/O                                    |
| T5            | SSICLK             | I/O 🥢                                  |
| T6            | SSIRXFR            | -                                      |
| T7            | VDDCORE            | Core power                             |
| T8            | DRIVE[0]           | \\\(\)\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| Т9            | FB[1]              |                                        |
| T10           | COL[5]             | $\wedge$ $\bigcirc$                    |
| T11           | VDDIO 🔿            | Y Pad power                            |
| T12           | BUZ                | $\langle \rangle $                     |
| T13           | D[28]              | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| T14           | A[26]/DRA[1]/      | 0                                      |
| T15           | D[25] <            | \ \ \ I/O                              |
| T16           | VS\$ <del>IO</del> | Yead ground                            |

Table 11. 256-Ball PBGA Ball Listing (cont.)



EP7312

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio Interface

#### 5. ORDERING INFORMATION

The order number for the device is:



NOTE:

† Contact Cirrus Logic for up-to-date information on revisions. Go to the Cirrus Logic Internet site at http://cirrus.com/corporate/contacts to/find contact information for your local sales representative.

### EP7312

# Preliminary Confidential 8/9/00

Internet Solutions

High-Performance, Low-Power System-on-Chip with SDRAM and Digital Audio

# 6. INDEXAlphabetical

C

clock speeds list of 1

M

memory interfaces 2 Microwire 2

P

packaging 3 pin diagram 24 power
use
description of 1
power management 2
processor speed
description of 1

S

serial interface
Microwire compatible 2
SPI compatible 2
serial interfaces 3
system design 3

U

UART 1-2